# CS61C: Great Ideas in Computer Architecture (Machine Structure)

Instructors: Rosalie Fang, Charles Hong, Jero Wang

Lecture feedback:

https://tinyurl.com/fyr-feedback

Come sit at the front 🥺 🥺 🥺

## Review

#### Virtual memory translation



#### VM Workflow so far given a virtual address



#### Conceptual Memory Manager in OS



#### Problems with page tables being stored in memory

- With a virtual address space of 32 bits and a page size of 4KiB (2<sup>12</sup> bytes)
  - We need 2<sup>20</sup> page table entries.
  - $\circ$  If each entry is 4B, we need  $2^{22}$  bytes of space, or  $2^{10}$  pages
- Every single time we try to do an address translation, we have to load 1
  page from the page table, check the translation, and load the translated
  physical page
- If there a way we can reduce access time?
  - Caches!

### Translation Lookaside Buffer

#### Translation Lookaside Buffer (TLB)

The TLB is a cache for the RAM page table that stores singular Miss, bring in mappings between VPN and mapping Page Table PPN Virtual Physical Address Address **TLB Processor** Hit Data

#### Translation Lookaside Buffer (TLB)



#### Translation Lookaside Buffer (TLB)

- To be fast, TLBs must be small
- Usually Fully Associative
- Typically 32-128 entries
- Each entry maps to a large page
  - Takes advantage of spatial and temporal locality
- Random or FIFO replacement policy
- Context switches changing which thread is executing
  - The entries in the TLB correspond to the currently active process
  - On a context switch, the TLB is flushed (all entries are invalidated)





#### $0 \times 00003450 \longrightarrow 0 \times 0 \text{F} 54450$



#### $0 \times 00003987 \longrightarrow 0 \times 0 \text{F} 54987$





#### $0 \times 00002000 \longrightarrow 0 \times 0050000$



#### $0 \times 00001789 \longrightarrow 0 \times 0003789$



#### $0 \times 000000894 \longrightarrow 0 \times 2237894$



#### Summary... given a virtual address



#### Problem with Page Table Size

- For 32-bit machine with 4GB RAM, 4kB pages we need:
  - 1M Page Table Entries (32 bits 12 bits for page offset = 20 bits, 2<sup>20</sup>=1M)
  - Each PTE is about 4 bytes (20 bits for physical page + status bits)
  - 4MB total
- Not bad...
- ...except each program needs its own page table...
  - If we have 100 programs running, we need 400MB of Page Tables!
- And here's the tough part:
  - We can't swap the page tables out to disk
  - If the page table is not in RAM, we have no way to access it to find it!
- How can we fix this?
  - Just add more indirection...





- The 1st level page table must ALWAYS be in RAM
- The 2nd level page tables can be paged out to disk because we can find them through the 1st level page table
- Why do we only need the PPN of the 2nd level page tables in real-life implementations?
  - Because in real life, each page in memory typically fits one page table and thus, the rest of the physical address for the start of a 2nd level page table can be inferred!

#### Multi-level Page Table Translation

- We want a page table to be equal to the size of one page
  - o In this case, its 4KB
- Q: How many entries can we fit in my 1st level page table? (Each PTE is about 4 bytes → PPN + status bits)
  - 0 1024
- Q: How many bits do we need to index a page table with 1024 entries?
  - 0 10
- Q: How many entries can we fit in my 2nd level page table? (Each PTE is about 4 bytes - PPN + status bits)
  - 0 1024

1st level index 2nd level index Page Offset

# Multi-level Page Table Translation 32 bit machine with 4 GB of RAM and 4KB pages



#### Multi-level Page Table Translation



#### Multi-level Page Table Translation



#### 1-level vs 2-level Page Tables

- Q: If I'm running 10 applications on my 32-bit computer with 4GB RAM,
   4KB pages and 1-level page tables, how much of my RAM is consumed by page tables? (size of PTE is 4 bytes)
  - VA size = 32 bits
  - $\circ$  PA size =  $\log_2(4 \text{ GB}) = \log_2(2^2 * 2^{30}) = 32 \text{ bits}$
  - # bits in page offset =  $\log_2(4 \text{ KB}) = \log_2(2^2 * 2^{10}) = 12$
  - # bits in VPN = 32 12 = 20
  - $\circ$  # entries in page table =  $2^{20}$
  - size of each entry is ~4 bytes
  - o size of one page table =  $2^{20} * 2^2 = 2^{22}$
  - total RAM consumed by pages tables =  $10 * 2^{22}$  bytes = 40 MB

#### 1-level vs 2-level Page Tables

- Q: If I'm running 10 applications on my 32-bit computer with 4GB RAM,
   4KB pages and a 2-level page table, how much of my RAM is consumed by 1st level page tables? (size of PTE is 4 bytes)
  - $\circ$  # bits in VPN = 32 12 = 20 = 10 bits for level 1 + 10 bits for level 2
  - Size of 1st level page table = page size = 4KB
  - $\circ$  total RAM consumed by 1st level pages tables = 10 \*  $2^{12}$  bytes = 40KB

#### Summary

- Virtual memory's functionalities
  - Give each program the illusion that they have the full address space to themselves
    - Virtual memory can appear to be larger than RAM, with some content actually stored on disk
  - Enables protection: isolated memory between processes
- Ways to increase efficiency for memory translation
  - TLB: a cache for page tables
  - Multi-level page tables: enable some 2nd level page tables to be stored on the disk instead of RAM